...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Efficient testing of SRAM with optimized march sequences and a novel DFT technique for emerging failures due to process variations
【24h】

Efficient testing of SRAM with optimized march sequences and a novel DFT technique for emerging failures due to process variations

机译:通过优化的行进顺序和新颖的DFT技术对SRAM进行高效测试,以应对由于工艺变化而引起的新出现的故障

获取原文
获取原文并翻译 | 示例
           

摘要

With increasing inter-die and intra-die parameter variations in sub-100-nm process technologies, new failure mechanisms are emerging in CMOS circuits. These failures lead to reduction in reliability of circuits, especially the area-constrained SRAM cells. In this paper, we have analyzed the emerging failure mechanisms in SRAM caches due to transistor V/sub t/ variations, which results from process variations. Also we have proposed solutions to detect those failures efficiently. In particular, in this work, SRAM failure mechanisms under transistor V/sub t/ variations are mapped to logic fault models. March test sequences have been optimized to address the emerging failure mechanisms with minimal overhead on test time. Moreover, we have proposed a design for test circuit to complement the March test sequence for at-speed testing of SRAMs. The proposed technique, referred as double sensing, can be used to test the stability of SRAM cells during read operations. Using the proposed March test sequence along with the double sensing technique, a test time reduction of 29% is achieved, compared to the existing test techniques with the same fault coverage. We have also demonstrated that double sensing can be used during SRAM normal operation for online detection and correction of any number of random read faults.
机译:随着亚100纳米制程技术中晶粒间和晶粒内参数变化的增加,CMOS电路中出现了新的故障机制。这些故障导致电路,特别是受面积限制的SRAM单元的可靠性降低。在本文中,我们分析了由于工艺变化导致的晶体管V / sub t /变化导致的SRAM高速缓存中出现的故障机制。我们还提出了有效地检测那些故障的解决方案。特别地,在这项工作中,晶体管V / sub t /变化下的SRAM故障机制被映射到逻辑故障模型。已经优化了三月的测试序列,以最小的测试时间开销解决新出现的故障机制。此外,我们提出了一种测试电路设计,以补充用于SRAM的全速测试的March测试序列。所提出的技术,称为双重感测,可以用于在读取操作期间测试SRAM单元的稳定性。与具有相同故障覆盖率的现有测试技术相比,使用建议的March测试序列和双重传感技术,可将测试时间减少29%。我们还证明了在SRAM正常运行期间可以使用双重检测来在线检测和纠正任意数量的随机读取错误。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号