首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A review of 0.18-/spl mu/m full adder performances for tree structured arithmetic circuits
【24h】

A review of 0.18-/spl mu/m full adder performances for tree structured arithmetic circuits

机译:树型算术电路的0.18- / splμ/ m完整加法器性能综述

获取原文
获取原文并翻译 | 示例
           

摘要

The general objective of our work is to investigate the area and power-delay performances of low-voltage full adder cells in different CMOS logic styles for the predominating tree structured arithmetic circuits. A new hybrid style full adder circuit is also presented. The sum and carry generation circuits of the proposed full adder are designed with hybrid logic styles. To operate at ultra-low supply voltage, the pass logic circuit that cogenerates the intermediate XOR and XNOR outputs has been improved to overcome the switching delay problem. As full adders are frequently employed in a tree structured configuration for high-performance arithmetic circuits, a cascaded simulation structure is introduced to evaluate the full adders in a realistic application environment. A systematic and elegant procedure to scale the transistor for minimal power-delay product is proposed. The circuits being studied are optimized for energy efficiency at 0.18-/spl mu/m CMOS process technology. With the proposed simulation environment, it is shown that some survival cells in stand alone operation at low voltage may fail when cascaded in a larger circuit, either due to the lack of drivability or unsatisfactory speed of operation. The proposed hybrid full adder exhibits not only the full swing logic and balanced outputs but also strong output drivability. The increase in the transistor count of its complementary CMOS output stage is compensated by its area efficient layout. Therefore, it remains one of the best contenders for designing large tree structured arithmetic circuits with reduced energy consumption while keeping the increase in area to a minimum.
机译:我们工作的总体目标是研究占主导地位的树状算术电路采用不同CMOS逻辑样式的低压全加法器单元的面积和功率延迟性能。还提出了一种新的混合式全加法器电路。拟议的全加法器的求和和进位生成电路采用混合逻辑样式设计。为了在超低电源电压下工作,已经改进了生成中间XOR和XNOR输出的传输逻辑电路,以克服开关延迟问题。由于全加法器通常在树形结构中用于高性能算术电路,因此引入了级联仿真结构以在实际应用环境中评估全加法器。提出了一种系统化的,优雅的方法来按比例缩小晶体管,以减小功率延迟积。正在研究的电路针对0.18- / spl mu / m CMOS工艺技术的能效进行了优化。在建议的仿真环境中,结果表明,由于缺乏可驱动性或操作速度不理想,当在较大的电路中级联时,一些处于低压下独立运行的存活单元可能会失效。提出的混合全加器不仅具有全摆幅逻辑和平衡输出,而且还具有强大的输出可驱动性。它的互补CMOS输出级的晶体管数量的增加由其面积有效的布局所补偿。因此,它仍然是设计大型树状结构算术电路的最佳竞争者之一,该电路具有降低的能耗,同时将面积增加保持在最小程度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号