首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Analog Automatic Test Pattern Generation for Quasi-Static Structural Test
【24h】

Analog Automatic Test Pattern Generation for Quasi-Static Structural Test

机译:模拟自动测试图生成,用于准静态结构测试

获取原文
获取原文并翻译 | 示例

摘要

A new approach for structural, fault-oriented analog test generation methodology to test for the presence of manufacturing-related defects is proposed. The output of the test generator consists of optimized test stimuli, fault coverage and sampling instants that are sufficient to detect the failure modes in the circuit under test. The tests are generated and evaluated on a multistep ADC taking into account the potential fault masking effects of process spread on the faulty circuit responses. Similarly, the test generator results offer indication for the circuit partitioning within the framework of circuit performance, area and testability.
机译:提出了一种针对结构,面向故障的模拟测试生成方法来测试与制造相关的缺陷的存在的新方法。测试发生器的输出包括优化的测试激励,故障范围和采样时刻,足以检测被测电路中的故障模式。考虑到过程扩展对故障电路响应的潜在故障屏蔽效应,在多步ADC上生成并评估测试。同样,测试发生器的结果为电路性能,面积和可测试性框架内的电路划分提供了指示。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号