首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A 186-Mvertices/s 161-mW Floating-Point Vertex Processor With Optimized Datapath and Vertex Caches
【24h】

A 186-Mvertices/s 161-mW Floating-Point Vertex Processor With Optimized Datapath and Vertex Caches

机译:具有优化的数据路径和顶点缓存的186 Mbps的161 mW浮点顶点处理器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a power efficient vertex processor for mobile graphics applications is presented. A four-threaded and four-issue expanded VLIW datapath with a quad-float vertex texture fetcher is proposed by exploiting graphics specific characteristics after evaluation of several candidate architectures. Instruction-level power control methods such as operand sharing and writeback re-allocation along with operand isolations and gated clocks result in 40.4% and 82% reduction in energy dissipation and energy delay product compared to the most widely used single threaded SIMD. The proposed processor with the optimized datapath and vertex caches implemented in a 0.18- mum 1P4M CMOS process achieves 186-Mvertices/s geometry performance which is the best result among the processors that are IEEE-754 compliant.
机译:本文提出了一种用于移动图形应用的高效节能的顶点处理器。在评估了几种候选架构后,通过利用图形特定的特性,提出了一种具有四浮点顶点纹理获取器的四线程四问题的扩展VLIW数据路径。与最广泛使用的单线程SIMD相比,诸如操作数共享和写回重新分配以及操作数隔离和门控时钟之类的指令级功率控制方法可使能耗和能耗延迟乘积分别降低40.4%和82%。拟议中的处理器具有在0.18毫米1P4M CMOS工艺中实现的优化数据路径和顶点缓存,可实现186 Mvertices / s的几何性能,这是符合IEEE-754的处理器中最好的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号