首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Low-Jitter Open-Loop All-Digital Clock Generator With Two-Cycle Lock-Time
【24h】

A Low-Jitter Open-Loop All-Digital Clock Generator With Two-Cycle Lock-Time

机译:具有两周期锁定时间的低抖动开环全数字时钟发生器

获取原文
获取原文并翻译 | 示例

摘要

A portable clock generator, which solves the duty ratio and jitter problems of the input clock, has been developed. In the proposed clock generator, the complementary delay line generates a series of multiphase clocks. The 0-to-1 transition detector finds the 2 pi phase delayed position among the multiphase clocks produced by the complementary delay line, and then, the select signal generator chooses the proper path to generate the delayed output clock. As a result, the proposed open-loop and full-digital architecture achieves a fast lock time of two clock cycles. Also, it is a simple, robust and portable IP and consumes only 17 mW at an input clock frequency of 1.6 GHz. In addition, a complementary delay line is implemented to achieve high phase resolution over a wide frequency range. The proposed clock generator is implemented in a 0.18-mum CMOS process and, occupies an active area of 170 mum times 120 mum. Also, it operates at various input frequencies ranging from 800 MHz to 1.6 GHz.
机译:已经开发了解决了输入时钟的占空比和抖动问题的便携式时钟发生器。在所提出的时钟发生器中,互补延迟线产生一系列多相时钟。 0对1转换检测器在由互补延迟线产生的多相时钟中找到2 pi相位延迟位置,然后,选择信号发生器选择适当的路径来生成延迟的输出时钟。结果,所提出的开环和全数字架构实现了两个时钟周期的快速锁定时间。而且,它是一种简单,强大且可移植的IP,在1.6 GHz的输入时钟频率下仅消耗17 mW。另外,实现了互补延迟线以在较宽的频率范围内实现高相位分辨率。拟议的时钟发生器采用0.18微米CMOS工艺实现,占用170微米乘以120微米的有效面积。此外,它还可以在800 MHz至1.6 GHz的各种输入频率下工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号