【24h】

Low-Power Programmable FPGA Routing Circuitry

机译:低功耗可编程FPGA路由电路

获取原文
获取原文并翻译 | 示例

摘要

We consider circuit techniques for reducing field-programmable gate-array (FPGA) power consumption and propose a family of new FPGA routing switch designs that are programmable to operate in three different modes: high-speed, low-power, or sleep. High-speed mode provides similar power and performance to traditional FPGA routing switches. In low-power mode, speed is curtailed in order to reduce power consumption. Leakage is reduced by 28%-52% in low-power versus high-speed mode, depending on the particular switch design selected. Dynamic power is reduced by 28%-31% in low-power mode. Leakage power in sleep mode, which is suitable for unused routing switches, is 61%-79% lower than in high-speed mode. Each of the proposed switch designs has a different power/area/speed tradeoff. All of the designs require only minor changes to a traditional routing switch and involve relatively small area overhead, making them easy to incorporate into current commercial FPGAs. The applicability of the new switches is motivated through an analysis of timing slack in industrial FPGA designs. It is observed that a considerable fraction of routing switches may be slowed down (operate in low-power mode), without impacting overall design performance.
机译:我们考虑了用于降低现场可编程门阵列(FPGA)功耗的电路技术,并提出了一系列新的FPGA路由选择开关设计,这些设计可在三种不同模式下进行编程:高速,低功耗或睡眠模式。高速模式可提供与传统FPGA路由交换机类似的功率和性能。在低功耗模式下,为了降低功耗,降低了速度。在低功耗模式下,与高速模式相比,漏电可减少28%-52%,具体取决于所选的特定开关设计。在低功耗模式下,动态功耗降低了28%-31%。适用于未使用的路由交换机的休眠模式下的泄漏功率比高速模式下的泄漏功率低61%-79%。每个提出的开关设计都有不同的功率/面积/速度折衷。所有设计仅需对传统路由交换机进行少量改动,并占用相对较小的区域开销,从而使其易于集成到当前的商用FPGA中。通过分析工业FPGA设计中的时序松弛来激发新开关的适用性。可以观察到,在不影响整体设计性能的情况下,可能会降低路由交换机的相当一部分(以低功耗模式运行)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号