首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Clock Buffer Polarity Assignment for Power Noise Reduction
【24h】

Clock Buffer Polarity Assignment for Power Noise Reduction

机译:时钟缓冲器极性分配以降低功率噪声

获取原文
获取原文并翻译 | 示例

摘要

Power/ground noise is a major source of VLSI circuit timing variations. This work aims to reduce clock network induced power noise by assigning different signal polarities (opposite switchings) to clock buffers in an existing buffered clock tree. Three assignment algorithms are proposed: 1) partitioning; 2) 2-coloring on minimum spanning tree; and 3) recursive min-matching. A post-processing of clock buffer sizing is performed to achieve desired clock skew. SPICE based experimental results indicate that our techniques could reduce the average peak current and average delay variations by 50% and 51%, respectively.
机译:电源/地噪声是VLSI电路时序变化的主要来源。这项工作旨在通过为现有缓冲时钟树中的时钟缓冲器分配不同的信号极性(相反的开关)来减少时钟网络感应的电源噪声。提出了三种分配算法:1)分区; 2)在最小生成树上进行2种着色; 3)递归最小匹配。执行时钟缓冲区大小调整的后处理,以实现所需的时钟偏斜。基于SPICE的实验结果表明,我们的技术可以将平均峰值电流和平均延迟变化分别降低50%和51%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号