首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >An Effective Gated Clock Tree Design Based on Activity and Register Aware Placement
【24h】

An Effective Gated Clock Tree Design Based on Activity and Register Aware Placement

机译:基于活动和注册感知布局的有效门控时钟树设计

获取原文
获取原文并翻译 | 示例

摘要

Clock gating is one of the most effective techniques to reduce clock tree power. Although it has already been studied considerably, most of the previous works are restricted to either register transfer level (RTL) or clock tree synthesis stage. Clock gating design at RTL is coarse and it pays no attention to the physical information, therefore, it often results in large wirelength overhead. While if clock gating is considered only at clock tree synthesis, the optimization space is largely limited due to the fixing of registers. To fully use the logical and physical information between registers, we propose a new flow for low-power gated clock tree design in this work. It mainly includes three parts: gated clock tree aware register placement, gated clock tree construction, and incremental placement. Compared with the previous works on clock gating, our algorithm reduces the clock tree power with much fewer gating logics, therefore, the overhead to the placement is also reduced.
机译:时钟门控是降低时钟树功耗的最有效技术之一。尽管已经进行了大量研究,但以前的大多数工作都限于寄存器传输级别(RTL)或时钟树合成阶段。 RTL的时钟门控设计比较粗糙,并且不关注物理信息,因此,通常会导致较大的线长开销。如果仅在时钟树综合时考虑时钟门控,则由于寄存器的固定,优化空间在很大程度上受到限制。为了充分利用寄存器之间的逻辑和物理信息,我们在这项工作中提出了一种用于低功耗门控时钟树设计的新流程。它主要包括三个部分:选通时钟树感知寄存器放置,选通时钟树构造和增量放置。与以前的时钟门控工作相比,我们的算法以更少的门控逻辑降低了时钟树的功耗,因此,也减少了布局的开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号