首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Scalable Circuit-Architecture Co-Design to Improve Memory Yield for High-Performance Processors
【24h】

A Scalable Circuit-Architecture Co-Design to Improve Memory Yield for High-Performance Processors

机译:可扩展的电路架构协同设计,可提高高性能处理器的内存产量

获取原文
获取原文并翻译 | 示例
           

摘要

Due to their small sizes, SRAMs are particularly vulnerable to parametric failures, resulting in significantly reduced yield. The underlying problem with SRAM is that there are conflicting requirements for read stability and writeability, such that optimizing the cell for read stability degrades its writeability. In this work, we present a circuit-architecture co-design technique that allows the decoupling of these conflicting requirements, resulting in significant yield enhancement at iso-area, while being scalable. Our technique is based on the observation that the write operation is not as performance critical as the read operation in high-performance microprocessors. Thus, the technique skews the cell design towards improving read stability at the circuit level at the expense of writeability. To handle the increased write failures in some dies, we apply simple architectural modifications that allow the write operation to take an additional cycle (stretched write cycle). By using our technique, we can improve yield from 37% to 69%, while having 3.4% performance impact on average, without increasing the size of the SRAM cell.
机译:由于其尺寸小,SRAM特别容易出现参数故障,从而大大降低了良率。 SRAM的根本问题是,对读取稳定性和可写性的要求存在冲突,因此针对读取稳定性优化单元会降低其可写性。在这项工作中,我们提出了一种电路架构协同设计技术,该技术允许将这些相互矛盾的需求解耦,从而在等面积上显着提高良率,同时具有可扩展性。我们的技术基于以下观察:在高性能微处理器中,写操作对性能的要求不如读操作重要。因此,该技术使单元设计偏向于以可写性为代价来提高电路级的读取稳定性。为了处理某些管芯中增加的写入失败,我们应用了简单的体系结构修改,允许写入操作花费额外的周期(拉伸的写入周期)。通过使用我们的技术,我们可以将良率从37%提高到69%,而平均性能影响为3.4%,而无需增加SRAM单元的尺寸。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号