首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Configuration Locking and Schedulability Estimation for Reduced Reconfiguration Overheads of Reconfigurable Systems
【24h】

Configuration Locking and Schedulability Estimation for Reduced Reconfiguration Overheads of Reconfigurable Systems

机译:配置锁定和可调度性估计,可减少可重配置系统的重配置开销

获取原文
获取原文并翻译 | 示例

摘要

Dynamically reconfigurable field-programmable gate arrays (FPGAs) hold the promise of providing a virtual hardware resource in which hardware circuits can be dynamically scheduled onto the available FPGA resources. However, reconfiguring an FPGA can incur significant performance and energy overheads. This paper analyzes the relationship between several hardware task scheduling algorithms and their impact on the number of reconfigurations required to execute a set of hardware tasks. In addition, three new hardware scheduling algorithms, specifically designed to reduce the number of required reconfigurations, are presented and analyzed. By selectively locking configurations within the reconfigurable tiles of an FPGA, significant reductions in the number of required reconfiguration can be achieved.
机译:动态可重新配置的现场可编程门阵列(FPGA)有望提供虚拟硬件资源,在其中可以将硬件电路动态调度到可用FPGA资源上。但是,重新配置FPGA会导致明显的性能和能源开销。本文分析了几种硬件任务调度算法之间的关系,以及它们对执行一组硬件任务所需的重新配置数量的影响。此外,还介绍并分析了三种新的硬件调度算法,这些算法专门设计用于减少所需的重新配置次数。通过有选择地将配置锁定在FPGA的可重配置磁贴中,可以大大减少所需的重配置数量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号