首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Fast Placement-Aware 3-D Floorplanning Using Vertical Constraints on Sequence Pairs
【24h】

Fast Placement-Aware 3-D Floorplanning Using Vertical Constraints on Sequence Pairs

机译:使用序列对上的垂直约束的可快速感知布局的3D布局

获取原文
获取原文并翻译 | 示例

摘要

We present a placement-aware 3-D floorplanning algorithm that considers 3-D-placement of logic gates inside modules for wirelength minimization. It allows designers to introduce and evaluate an assignment of vertically-aligned parts of the same module to different device layers. A set of vertical constraints is derived on sequence pairs of different device layers that reduces the solution space, and a fast packing algorithm with vertical constraints enables quick floorplan evaluation. Experimental results on MCNC and GSRC benchmarks show that our algorithm can generate a good floorplanning solution with reduced wirelength inside modules and optimized footprint area while controlling the number of vias. Compared to the existing state-of-the-art 3-D floorplanning algorithms, our tool reduces the system level total wirelength by 9.8%.
机译:我们提出了一种布局感知的3D布局规划算法,该算法考虑了模块内部逻辑门的3D布局以实现线长最小化。它允许设计人员介绍和评估同一模块的垂直对齐部件到不同器件层的分配。在不同设备层的序列对上导出了一组垂直约束,这减少了求解空间,而具有垂直约束的快速打包算法可实现快速的平面布置图评估。在MCNC和GSRC基准测试中的实验结果表明,我们的算法可以生成良好的布局规划解决方案,同时减少模块内部的线长和优化的占位面积,同时控制过孔的数量。与现有的最先进的3D平面规划算法相比,我们的工具将系统级别的总线长减少了9.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号