首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Adaptive Power Control Technique on Power-Gated Circuitries
【24h】

Adaptive Power Control Technique on Power-Gated Circuitries

机译:门控电路上的自适应功率控制技术

获取原文
获取原文并翻译 | 示例

摘要

An adaptive power control (APC) system on power-gated circuitries is proposed. The core technique is a switching state determination mechanism as an alternative of critical path replicas. It is intrinsically tolerant of process, voltage, and temperature (PVT) variations because it directly monitors the behavior of VDDV node. The APC system includes a multi-mode power gating network, a voltage sensor, a variable threshold comparator, a slack detection block, and a bank of bidirectional shift registers. By dynamically configuring the size of power gating devices, an average of 56.5% unused slack resulted from worst case margins or input pattern change can be further utilized. A 32–64 bit multiply-accumulate (MAC) unit is fabricated using UMC 90-nm standard process CMOS technology as a test vehicle. The measurement results of test chips exhibit an average of 12.39% net power reduction. A 7.96$times$ leakage reduction is reported by power gating the MAC unit. For the 32-bit multiplier of MAC, the area and power overhead of proposed APC system are 5% and 1.08%, respectively. Most of the overhead is contributed by power gating devices and their control signal buffers.
机译:提出了一种基于功率门控电路的自适应功率控制(APC)系统。核心技术是切换状态确定机制,作为关键路径副本的替代方案。它本质上可以容忍过程,电压和温度(PVT)的变化,因为它直接监视VDDV节点的行为。 APC系统包括一个多模式电源门控网络,一个电压传感器,一个可变阈值比较器,一个松弛检测块和一组双向移位寄存器。通过动态配置电源门控设备的尺寸,可以进一步利用由最坏情况下的裕度或输入模式变化导致的平均56.5%的未使用松弛。使用UMC 90纳米标准工艺CMOS技术制造32-64位乘法累加(MAC)单元作为测试工具。测试芯片的测量结果显示平均净功耗降低了12.39%。通过对MAC单元进行电源门控,报告了7.96 $ times $ 泄漏减少的情况。对于MAC的32位乘法器,建议的APC系统的面积和功率开销分别为5%和1.08%。大部分开销是由电源门控设备及其控制信号缓冲区贡献的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号