首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Semi-Serial On-Chip Link Implementation for Energy Efficiency and High Throughput
【24h】

Semi-Serial On-Chip Link Implementation for Energy Efficiency and High Throughput

机译:半串行片上链路实现可实现能源效率和高吞吐量

获取原文
获取原文并翻译 | 示例
           

摘要

A high-throughput and low-energy semi-serial on-chip communication link based on novel design techniques and circuit solutions is presented. This self-timed link is designed using high-speed serialization/deserializtion and pulse dual-rail encoding techniques. The link also employs wave-pipelined differential pulse current-mode signaling to maintain the high speed data intake from the serializer. The energy efficiency of the proposed semi-serial link, which consists of bit-serial links in parallel, mainly comes from the sharing of the novel serializer's control circuit among the bit-serial links. In addition, the integration of pulse signaling with wave-pipelining, the use of a new low-complexity data validity detection technique, and the avoidance of data decoding logic also contribute to the power reduction. Furthermore, the formulated pulse dual-rail encoding provides an opportunity to implement pulse signaling at no cost. The ability to detect data validity at bit level allows acknowledgment per word without losing the delay-insensitivity of the transmission. The proposed semi-serial link is analyzed and compared with bit-serial and fully bit-parallel links for 64-bit data and communication distances of 1 to 8 mm. The semi-serial link which consists of eight bit-serial links provides 72.72 Gbps throughput with 286 fJ/bit energy dissipation for 8 mm transmission. It dissipates the lowest energy per bit compared to fully bit-parallel links while achieving the same throughput. The links are designed and simulated in Cadence Analog Spectre using 65-nm technology from STMicroelectronics.
机译:提出了一种基于新型设计技术和电路解决方案的高吞吐量,低能耗的半串行片上通信链路。该自定时链路是使用高速串行化/解串和脉冲双轨编码技术设计的。该链路还采用了流水线化的差分脉冲电流模式信号,以维持从串行器获取的高速数据。所提出的半串行链路的能量效率主要由并行的位串行链路组成,这主要是由于在位串行链路之间共享了新型串行器的控制电路。此外,将脉冲信号与流水线技术相集成,使用新的低复杂度数据有效性检测技术以及避免使用数据解码逻辑也有助于降低功耗。此外,制定的脉冲双轨编码为免费实施脉冲信号提供了机会。在位级别检测数据有效性的能力允许每个字进行确认,而不会丢失传输的时延敏感性。对建议的半串行链接进行分析,并与64位数据和1到8 mm的通信距离的位串行链接和完全位并行链接进行比较。由八个位串行链路组成的半串行链路可提供72.72 Gbps的吞吐量,并具有286 fJ /位的能量耗散,可进行8 mm传输。与完全位并行的链路相比,它消耗最低的每位能量,同时实现相同的吞吐量。使用STMicroelectronics的65纳米技术在Cadence Analog Spectre中设计和仿真链接。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号