首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Maximizing Frequency and Yield of Power-Constrained Designs Using Programmable Power-Gating
【24h】

Maximizing Frequency and Yield of Power-Constrained Designs Using Programmable Power-Gating

机译:使用可编程功率门控最大化功率受限设计的频率和良率

获取原文
获取原文并翻译 | 示例
       

摘要

A large spread of leakage power due to process variations impacts the total power consumption of integrated circuits (ICs) substantially. This in turn may reduce frequency and/or yield of power-constrained designs. Facing such challenges, we propose two methods using power-gating (PG) devices whose effective width can be adjusted during a post-silicon tuning process. In the first method, we consider processors exhibiting substantial core-to-core frequency and leakage power variations while only a global voltage/frequency domain is supported. Since each core in a processor often has its own PG device, the total width each PG device and the global voltage are tuned jointly to maximize the global frequency for a given power constraint. Our experiment demonstrates that the maximum frequency of 2-, 4-, 8-, and 16-core processors is improved by 5%–21%. In the second method, we take rejected dies due to excessive leakage power. We adjust the width of PG devices such that the dies satisfy their given power constraint. Our experiment shows that 88%–98% of discarded dies violating their power constraint are recovered.
机译:由于工艺变化而导致的泄漏功率的大范围扩散会严重影响集成电路(IC)的总功耗。这继而可以降低功率受限设计的频率和/或产量。面对这样的挑战,我们提出了两种使用功率门控(PG)器件的方法,这些器件的有效宽度可以在后硅调整过程中进行调整。在第一种方法中,我们认为处理器仅在全局电压/频域受支持的情况下,内核与内核的频率和泄漏功率会有很大差异。由于处理器中的每个内核通常都有其自己的PG设备,因此,对于给定的功率约束,每个PG设备的总宽度和全局电压将共同调整以最大化全局频率。我们的实验表明,2核,4核,8核和16核处理器的最大频率提高了5%–21%。在第二种方法中,由于泄漏功率过大,我们采用了不合格的模具。我们调整PG器件的宽度,以使管芯满足其给定的功率约束。我们的实验表明,有88%–98%的废弃管芯违反了其功率限制,可以被回收。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号