首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Low Cost Calibrated DAC for High-Resolution Video Display System
【24h】

A Low Cost Calibrated DAC for High-Resolution Video Display System

机译:用于高分辨率视频显示系统的低成本校准DAC

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a digitally enhanced strategy for current-steering digital-to-analog converters (DACs) applied to video systems. The linearity error introduced by the wittingly small current sources is evaluated by an on-chip built-in self-test scheme, which comprises a shared CalDAC, a BiasDAC, and a digital controller. Two current tuning loops are involved for error detection and compensation. Detection range of the current deviation is expanded by utilizing the differential structure and digital signal processor (DSP). For a 12-bit DAC prototype realized in 90-nm CMOS process, about 80% gate area reduction of current source array is achieved compared with the case relying on intrinsic matching only. Measurement results demonstrate that the calibrated converter achieves fully 12-bit linearity with both DNL and INL less than 0.5 LSB. At 400-MS/s update rate, the spurious-free dynamic range is 59 dB within 30 MHz bandwidth.
机译:本文提出了一种适用于视频系统的电流转向数模转换器(DAC)的数字增强策略。由一个很小的电流源引入的线性误差是通过一个片上内置的自测方案来评估的,该方案包括一个共享的CalDAC,一个BiasDAC和一个数字控制器。涉及两个电流调整环路,用于错误检测和补偿。利用差分结构和数字信号处理器(DSP)扩展了电流偏差的检测范围。对于采用90纳米CMOS工艺实现的12位DAC原型,与仅依赖于内在匹配的情况相比,电流源阵列的栅极面积减少了约80%。测量结果表明,经过校准的转换器在DNL和INL均小于0.5 LSB的情况下可实现完全12位线性度。以400-MS / s的更新速率,在30 MHz带宽内,无杂散动态范围为59 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号