首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Integrated Hardware Architecture for Efficient Computation of the $n$-Best Bio-Sequence Local Alignments in Embedded Platforms
【24h】

Integrated Hardware Architecture for Efficient Computation of the $n$-Best Bio-Sequence Local Alignments in Embedded Platforms

机译:集成硬件体系结构,可高效计算嵌入式平台中$ n $最佳生物序列局部比对

获取原文
获取原文并翻译 | 示例

摘要

A flexible hardware architecture that implements a set of new and efficient techniques to significantly reduce the computational requirements of the commonly used Smith–Waterman sequence alignment algorithm is presented. Such innovative techniques use information gathered by the hardware accelerator during the computation of the alignment scores to constrain the size of the subsequence that has to be post-processed in the traceback phase using a general purpose processor (GPP). Moreover, the proposed structure is also capable of computing the $n$-best local alignments according to the Waterman–Eggert algorithm, becoming the first hardware architecture that is able to simultaneously evaluate the $n$-best alignments of a given sequence pair, by incorporating a set of ordering units that work in parallel with the systolic array. A complete alignment system was developed and implemented in a Virtex-4 FPGA, by integrating the proposed accelerator architecture with a Leon3 GPP. The obtained experimental results demonstrate that the proposed system is flexible and allows the alignment of large sequences in memory constrained systems. As an example, a speedup of 17 was obtained with the conceived system when compared with a regular implementation of the LALIGN35 program running on an Intel Core2 Duo processor running at a 40 $times$ higher frequency.
机译:提出了一种灵活的硬件体系结构,该体系结构实现了一组新的有效技术,可以显着降低常用的Smith-Waterman序列比对算法的计算要求。这样的创新技术使用在对齐分数的计算期间由硬件加速器收集的信息来约束必须在回溯阶段中使用通用处理器(GPP)进行后处理的子序列的大小。此外,所提出的结构还能够根据Waterman-Eggert算法来计算$ n $最佳局部比对,成为第一个能够同时评估给定序列对的$ n $最佳比对的硬件架构,通过合并一组与脉动阵列并行工作的排序单元。通过将建议的加速器体系结构与Leon3 GPP集成在一起,在Virtex-4 FPGA中开发并实现了完整的对准系统。获得的实验结果表明,提出的系统是灵活的,并允许在内存受限系统中对大序列进行比对。例如,与在以更高40倍的频率运行的Intel Core2 Duo处理器上运行的LALIGN35程序的常规实现相比,使用该设想的系统可获得的加速比为17。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号