首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >VLSI Design of an SVM Learning Core on Sequential Minimal Optimization Algorithm
【24h】

VLSI Design of an SVM Learning Core on Sequential Minimal Optimization Algorithm

机译:基于顺序最小优化算法的SVM学习核心的VLSI设计

获取原文
获取原文并翻译 | 示例
           

摘要

The sequential minimal optimization (SMO) algorithm has been extensively employed to train the support vector machine (SVM). This work presents an efficient application specific integrated circuit chip design for sequential minimal optimization. This chip is implemented as an intellectual property core, suitable for use in an SVM-based recognition system on a chip. The proposed SMO chip was tested and found to be fully functional, using a prototype system based on the Altera DE2 board with a Cyclone II 2C70 field-programmable gate array.
机译:顺序最小优化(SMO)算法已广泛用于训练支持向量机(SVM)。这项工作提出了一种高效的专用集成电路芯片设计,以实现顺序最小优化。该芯片被实现为知识产权核心,适用于芯片上基于SVM的识别系统。使用基于Altera DE2板的原型系统和Cyclone II 2C70现场可编程门阵列,对提出的SMO芯片进行了测试,发现其功能齐全。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号