首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >High-Throughput Interpolator Architecture for Low-Complexity Chase Decoding of RS Codes
【24h】

High-Throughput Interpolator Architecture for Low-Complexity Chase Decoding of RS Codes

机译:用于RS码低复杂度追逐解码的高通量插值器体系结构

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a high-throughput interpolator architecture for soft-decision decoding of Reed–Solomon (RS) codes based on low-complexity chase (LCC) decoding is presented. We have formulated a modified form of the Nielson's interpolation algorithm, using some typical features of LCC decoding. The proposed algorithm works with a different scheduling, takes care of the limited growth of the polynomials, and shares the common interpolation points, for reducing the latency of interpolation. Based on the proposed modified Nielson's algorithm we have derived a low-latency architecture to reduce the overall latency of the whole LCC decoder. An efficiency of at least 39%, in terms of area-delay product, has been achieved by an LCC decoder, by using the proposed interpolator architecture, over the best of the previously reported architectures for an RS(255,239) code with eight test vectors. We have implemented the proposed interpolator in a Virtex-II FPGA device, which provides 914 Mb/s of throughput using 806 slices.
机译:本文提出了一种基于低复杂度追赶(LCC)解码的Reed-Solomon(RS)码软判决解码的高吞吐量内插器架构。我们使用LCC解码的一些典型功能,制定了尼尔森插值算法的改进形式。所提出的算法适用于不同的调度,照顾到多项式的有限增长,并共享公共插值点,以减少插值的等待时间。基于提出的改进的尼尔森算法,我们推导出了一种低延迟架构,以减少整个LCC解码器的总体延迟。 LCC解码器通过使用拟议的插值器体系结构,在面积延迟乘积方面的效率至少达到了先前报告的具有八个测试矢量的RS(255,239)代码的最佳体系结构。我们已在Virtex-II FPGA器件中实现了拟议的内插器,该器件使用806个切片可提供914 Mb / s的吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号