首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Skew Compensation Technique for Source-Synchronous Parallel DRAM Interface
【24h】

Skew Compensation Technique for Source-Synchronous Parallel DRAM Interface

机译:源同步并行DRAM接口的偏斜补偿技术

获取原文
获取原文并翻译 | 示例

摘要

The interpin skew among the data and the strobe signals of a source-synchronous parallel DRAM interface is compensated by a simple delay-locked loop, which reuses the circuitry of a normal input data path. With the interpin skew compensation, the printed circuit board traces of the data and the strobe signals are allowed to have unequal length. The prototype implemented in a 0.13-$mu{rm m}$ standard CMOS process shows that the interpin skew is reduced to be less than 26 ps for a 3.2-Gb/s/pin $times 8$ parallel interface.
机译:源同步并行DRAM接口的数据和选通信号之间的引脚间偏斜由简单的延迟锁定环路补偿,该环路重新使用了正常输入数据路径的电路。使用引脚间偏斜补偿,数据和选通信号的印刷电路板走线长度可以不相等。在0.13- <公式Formulatype =“ inline”> $ mu {rm m} $ 标准CMOS工艺中实现的原型显示,销间偏斜减小到对于3.2 Gb / s / pin $ times 8 $ 并行接口,速度小于26 ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号