首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Data Allocation Optimization for Hybrid Scratch Pad Memory With SRAM and Nonvolatile Memory
【24h】

Data Allocation Optimization for Hybrid Scratch Pad Memory With SRAM and Nonvolatile Memory

机译:具有SRAM和非易失性存储器的混合暂存器数据的数据分配优化

获取原文
获取原文并翻译 | 示例

摘要

Embedded systems normally have a tight energy budget. Since the on-chip cache typically consumes 25%–50% of the processor's area and energy consumption, scratch pad memory (SPM), which is a software-controlled on-chip memory, has been widely adopted in many embedded systems due to its smaller area and lower power consumption. However, as the speed of the CMOS transistors increases along with density, leakage power consumption is becoming a critical issue for memory components with a large number of transistors. In this paper, we propose a novel hybrid SPM which consists of static random-access memory (SRAM) and nonvolatile memory (NVM) to take advantage of the ultralow leakage power and high density of latter. A novel dynamic data management algorithm is also proposed to make use of the full potential of NVM. According to the experimental results, with the help of the proposed algorithm, the novel hybrid SPM architecture can reduce the memory access time by 18.17%, the dynamic energy by 24.29%, and the leakage power by 37.34% compared with a baseline pure SRAM SPM with the same area.
机译:嵌入式系统通常具有严格的能源预算。由于片上高速缓存通常占用处理器面积的25%至50%,因此,便笺本存储器(SPM)是一种软件控制的片上存储器,由于其具有缓存功能,因此已被许多嵌入式系统广泛采用面积更小,功耗更低。然而,随着CMOS晶体管的速度随着密度的增加而增加,对于具有大量晶体管的存储组件而言,泄漏功耗已成为关键问题。在本文中,我们提出了一种新颖的混合SPM,它由静态随机存取存储器(SRAM)和非易失性存储器(NVM)组成,以利用后者的超低泄漏功率和高密度。还提出了一种新颖的动态数据管理算法,以充分利用NVM的潜力。根据实验结果,与基线纯SRAM SPM相比,新型混合SPM体系结构可以将内存访问时间减少18.17%,将动态能量减少24.29%,将泄漏功率减少37.34%具有相同的面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号