首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >10-bit 30-MS/s SAR ADC Using a Switchback Switching Method
【24h】

10-bit 30-MS/s SAR ADC Using a Switchback Switching Method

机译:使用回切切换方法的10位30-MS / s SAR ADC

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a 10-bit 30-MS/s successive-approximation-register analog-to-digital converter (ADC) that uses a power efficient switchback switching method. With respect to the monotonic switching method, the input common-mode voltage variation reduces which improves the dynamic offset and the parasitic capacitance variation of the comparator. The proposed switchback switching method does not consume any power at the first digital-to-analog converter switching, which can reduce the power consumption and design effort of the reference buffer. The prototype was fabricated in a 90-nm 1P9M CMOS technology. At 1-V supply and 30 MS/s, the ADC achieves an sequenced neighbor double reservation of 56.89 dB and consumes 0.98 mW, resulting in a figure-of-merit (FOM) of 57 fJ/conversion-step. The ADC core occupies an active area of only 190$,times,$525 $mu{rm m}^{2}$.
机译:本简介介绍了一种10位30-MS / s的逐次逼近寄存器模数转换器(ADC),该转换器使用了省电的回切切换方法。关于单调切换方法,输入共模电压变化减小,这改善了比较器的动态偏移和寄生电容变化。所提出的回切切换方法在第一次数模转换器切换时不消耗任何功率,这可以减少功耗和参考缓冲器的设计工作量。该原型采用90纳米1P9M CMOS技术制造。在1V电源和30MS / s的速度下,ADC实现了56.89dB的序列邻居双重保留,功耗为0.98mW,因此品质因数(FOM)为57fJ /转换步长。 ADC内核仅占190 $乘以525 $ mu {rm m} ^ {2} $的有效区域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号