首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Design of Reversible Synchronous Sequential Circuits Using Pseudo Reed-Muller Expressions
【24h】

Design of Reversible Synchronous Sequential Circuits Using Pseudo Reed-Muller Expressions

机译:基于伪里德-穆勒表达式的可逆同步时序电路设计

获取原文
获取原文并翻译 | 示例

摘要

Reversible logic has become very promising for low-power design using emerging computing technologies. A number of good works have been reported on reversible combinational circuit design. However, only a few works reported on the design of reversible latches and flip-flops on the top of reversible combinational gates and suggested that sequential circuits be built by replacing the latches and flip-flops and associated combinational gates of the traditional irreversible designs by their reversible counter parts. This replacement technique is not very promising, because it leads to high quantum cost and garbage outputs. In this paper, we propose a novel approach of designing synchronous sequential circuits directly from reversible gates using pseudo Reed–Muller expressions representing the state transition and the output functions of the circuit. We present designs of arbitrary synchronous sequential circuit as well as practically important sequential circuits such as counters and registers. It is found that our direct designs save 1.54%–49.09% quantum cost and 51.43%–81.82% garbage outputs than the replacement design approach suggested earlier.
机译:对于使用新兴计算技术的低功耗设计,可逆逻辑已经变得非常有希望。关于可逆组合电路设计,已经报道了许多好的作品。但是,只有少数工作报道了可逆组合门顶部的可逆锁存器和触发器的设计,并建议通过用传统不可逆设计的锁存器和触发器以及相关的组合门代替它们来构建时序电路。可逆的柜台零件。这种替代技术不是很有希望,因为它导致高量子成本和垃圾输出。在本文中,我们提出了一种新颖的方法,该方法可使用表示状态转移和电路输出功能的伪Reed-Muller表达式直接从可逆门设计同步时序电路。我们介绍了任意同步时序电路以及实用的重要时序电路(例如计数器和寄存器)的设计。我们发现,与之前建议的替代设计方法相比,我们的直接设计可节省1.54%–49.09%的量子成本和51.43%–81.82%的垃圾输出。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号