首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >FPGA-Based Bit Error Rate Performance Measurement of Wireless Systems
【24h】

FPGA-Based Bit Error Rate Performance Measurement of Wireless Systems

机译:基于FPGA的无线系统误码率性能测量

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the bit error rate (BER) performance validation of digital baseband communication systems on a field-programmable gate array (FPGA). The proposed BER tester (BERT) integrates fundamental baseband signal processing modules of a typical wireless communication system along with a realistic fading channel simulator and an accurate Gaussian noise generator onto a single FPGA to provide an accelerated and repeatable test environment in a laboratory setting. Using a developed graphical user interface, the error rate performance of single- and multiple-antenna systems over a wide range of parameters can be rapidly evaluated. The FPGA-based BERT should reduce the need for time-consuming software-based simulations, hence increasing the productivity. This FPGA-based solution is significantly more cost effective than conventional performance measurements made using expensive commercially available test equipment and channel simulators.
机译:本文介绍了现场可编程门阵列(FPGA)上数字基带通信系统的误码率(BER)性能验证。所提议的BER测试仪(BERT)将典型无线通信系统的基本基带信号处理模块与逼真的衰落通道模拟器和精确的高斯噪声发生器集成到单个FPGA上,以在实验室环境中提供加速和可重复的测试环境。使用开发的图形用户界面,可以快速评估单天线和多天线系统在各种参数上的错误率性能。基于FPGA的BERT应该减少对基于软件的费时仿真的需求,从而提高生产率。与使用昂贵的市售测试设备和通道模拟器进行的常规性能测量相比,这种基于FPGA的解决方案具有明显的成本效益。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号