首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Low-Cost Per-Core Voltage Domain Support for Power-Constrained High-Performance Processors
【24h】

Low-Cost Per-Core Voltage Domain Support for Power-Constrained High-Performance Processors

机译:功率受限的高性能处理器的低成本每核电压域支持

获取原文
获取原文并翻译 | 示例

摘要

Per-core voltage domains can improve performance under a power constraint. Most commercial processors, however, only have a single voltage domain for all processor cores. This is because splitting the single voltage domain into per-core voltage domains and powering them with multiple off-chip voltage regulators (VRs) incur a high cost for the platform and package designs. Although using on-chip switching VRs can be an alternative solution, integrating high-quality inductors for VRs with cores has been a technical challenge. In this paper, we propose a cost-effective power delivery technique to support per-core voltage domains. Our technique is based on the observations that: 1) core-to-core (C2C) voltage variations are relatively small for most execution intervals when the voltages/frequencies are optimized to maximize performance under a power constraint and 2) per-core power-gating devices augmented with feedback control circuitry can serve as low-cost VRs that can provide high efficiency in situations like 1). Our experimental results show that processors using our technique can achieve power efficiency as high as those using the per-core on-chip switching VRs at a much lower cost.
机译:每核电压域可以在功率限制下提高性能。但是,大多数商用处理器的所有处理器内核都只有一个电压域。这是因为将单个电压域划分为每个内核电压域,并使用多个片外稳压器(VR)为它们供电会导致平台和封装设计的高成本。尽管可以使用片上开关VR作为替代解决方案,但将VR的高质量电感器与内核集成在一起一直是一项技术挑战。在本文中,我们提出了一种经济高效的功率传输技术来支持每核电压域。我们的技术基于以下观察结果:1)在优化电压/频率以在功率约束下最大化性能的情况下,大多数执行间隔的内核到内核(C2C)电压变化相对较小; 2)每内核功率-带有反馈控制电路的门控设备可以用作低成本VR,在1)的情况下可以提供高效率。我们的实验结果表明,使用我们的技术的处理器可以以更低的成本获得与使用每核片上切换VR的处理器一样高的电源效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号