首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Single-Bit Pseudoparallel Processing Low-Oversampling Delta–Sigma Modulator Suitable for SDR Wireless Transmitters
【24h】

Single-Bit Pseudoparallel Processing Low-Oversampling Delta–Sigma Modulator Suitable for SDR Wireless Transmitters

机译:适用于SDR无线发送器的单比特伪并行处理低过采样Delta-Sigma调制器

获取原文
获取原文并翻译 | 示例
           

摘要

The oversampling requirement in a delta–sigma modulator (DSM) is considered one of the limiting factors toward its employment in current high-frequency applications, such as wireless software defined radio (SDR) systems. This paper advances that the critical requirement for DSMs is high-frequency processing and not a high-oversampling ratio. A single-bit semiparallel processing structure to accomplish the high-frequency processing is proposed in this paper. Using the suggested low-oversampling digital DSM architecture, high-speed, high-complexity computations, which are normally required for wireless applications, are executed simultaneously. This facilitates the design of embedded SDR multistandard transmitters using commercially available digital processors. The most favorable application of the proposed single-bit DSM is to build an radio frequency transmitter that includes a one-bit quantifier with two-level switching power amplifier for both high linearity and high efficiency. Performance analysis is carried out by using MATLAB simulations, which shows a reduction of the oversampling ratio by a factor of 16 (for a baseline oversampling ratio of 256) with the same signal-to-noise ratio (SNR). The proposed DSM is also implemented on a field-programmable gate array (FPGA) board and its performance is validated by using a code division multiple access signal. The bandwidth of the output signal is increased four times without increasing the processing frequency. Simultaneously, quality of the output signal remains the same but FPGA resource usage is increased by a factor of three.
机译:Δ-Σ调制器(DSM)中的过采样要求被认为是限制其在当前高频应用(例如无线软件定义的无线电(SDR)系统)中使用的限制因素之一。本文提出DSM的关键要求是高频处理,而不是高的过采样率。本文提出了一种单比特半并行处理结构,以完成高频处理。使用建议的低过采样数字DSM架构,可以同时执行无线应用程序通常需要的高速,高复杂度计算。这有助于使用市售数字处理器设计嵌入式SDR多标准发射机。所提出的单比特DSM的最有利的应用是构建一种射频发射器,该发射器包括一个具有两级开关功率放大器的一位量化器,以实现高线性度和高效率。使用MATLAB仿真进行性能分析,结果显示在相同的信噪比(SNR)的情况下,过采样率降低了16倍(基线过采样率是256)。拟议的DSM也在现场可编程门阵列(FPGA)板上实现,其性能通过使用码分多址信号进行验证。输出信号的带宽增加了四倍,而没有增加处理频率。同时,输出信号的质量保持不变,但FPGA资源使用增加了三倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号