首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Way Stealing: A Unified Data Cache and Architecturally Visible Storage for Instruction Set Extensions
【24h】

Way Stealing: A Unified Data Cache and Architecturally Visible Storage for Instruction Set Extensions

机译:窃取方式:用于指令集扩展的统一数据缓存和结构上可见的存储

获取原文
获取原文并翻译 | 示例

摘要

Way Stealing is a simple architectural modification to a cache-based processor that increases the data bandwidth to and from application-specific instruction set extensions (ISEs), which increase performance and reduce energy consumption. Way Stealing offers higher bandwidth than interfacing the ISEs the processor's register file, and eliminates the need to allocate separate memories called architecturally visible storage (AVS) that are dedicated to the ISEs, and to ensure coherence between the AVS memories and the processor's data cache. Our results show that Way Stealing is competitive in terms of performance and energy consumption with other techniques that use AVS memories in conjunction with a data cache.
机译:Way Stealing是对基于缓存的处理器的简单体系结构修改,它增加了与专用指令集扩展(ISE)之间的数据带宽,从而提高了性能并降低了能耗。 Way Stealing提供的带宽要比与ISE的处理器寄存器文件接口更高,并且无需分配专用于ISE的称为架构可见存储(AVS)的单独内存,并确保AVS内存和处理器数据缓存之间的一致性。我们的结果表明,与其他将AVS存储器与数据高速缓存结合使用的技术相比,Way Stealing在性能和能耗方面具有竞争力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号