首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Soft-Core Embedded-FPGA Based on Multistage Switching Networks: A Quantitative Analysis
【24h】

Soft-Core Embedded-FPGA Based on Multistage Switching Networks: A Quantitative Analysis

机译:基于多级交换网络的软核嵌入式FPGA:定量分析

获取原文
获取原文并翻译 | 示例

摘要

Embedded field programmable gate arrays (eFPGA) can provide modern systems-on-a-chip (SoCs) with the flexibility required to face the growth of nonrecurring engineering and manufacturing costs. On the other hand, SoC designers usually perceive eFPGAs as area-hungry IPs with poor flexibility in terms of performance, power and area tradeoff since they are typically available as custom-designed hard macros. In this scenario, technology scaling is allowing designers to reduce the impact of the eFPGA area gap, while effective exploitation of all the technology options (e.g., the transistor threshold) entails moving toward soft-core eFPGAs to match specific application needs. In this paper, we propose an look-up table-based soft-core eFPGA featuring a synthesizable and parametric architecture. A key point of our proposal is that we have adopted a multistage switching network (MSSN) to implement the programmable interconnect, since this ensures a synthesizable and congestion-free architecture. Quantitative evaluation of our eFPGA shows a significantly wide design-space available on very different technologies (we experimented STMicroelectronics CMOS 65 nm and BCD9s 0.11 ). Application-driven evaluation showed how for a fixed eFPGA size (i.e., number of logic blocks) different configurations of the MSSN allow designers to speed up performance by 20/60%, as well as to maximize the computational density for a given area budget.
机译:嵌入式现场可编程门阵列(eFPGA)可以为现代片上系统(SoC)提供面对非经常性工程和制造成本增长所需的灵活性。另一方面,SoC设计人员通常将eFPGA视为需要大量空间的IP,因此它们在性能,功耗和面积折衷方面的灵活性较差,因为它们通常可以作为定制设计的硬宏使用。在这种情况下,技术扩展允许设计人员减少eFPGA面积差距的影响,而有效利用所有技术选择(例如晶体管阈值)则需要转向软核eFPGA,以适应特定的应用需求。在本文中,我们提出了一种基于查找表的软核eFPGA,该FPGA具有可综合和参数化的架构。我们建议的关键是我们采用了多级交换网络(MSSN)来实现可编程互连,因为这确保了可合成且无拥塞的体系结构。对我们的eFPGA的定量评估显示,可以在非常不同的技术上使用很大的设计空间(我们对STMicroelectronics CMOS 65 nm和BCD9s 0.11进行了实验)。应用驱动的评估表明,对于固定eFPGA大小(即逻辑块数),MSSN的不同配置如何使设计人员将性能提高20/60%,并在给定面积预算下最大化计算密度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号