...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Statistical Design Approach for a Digitally Programmable Mismatch-Tolerant High-Speed Nauta Structure Differential OTA in 65-nm CMOS
【24h】

A Statistical Design Approach for a Digitally Programmable Mismatch-Tolerant High-Speed Nauta Structure Differential OTA in 65-nm CMOS

机译:一种用于65nm CMOS的数字可编程耐失配高速Nauta结构差分OTA的统计设计方法

获取原文
获取原文并翻译 | 示例
           

摘要

The Nauta structure differential operational transconductance amplifier (OTA) is introduced as a solution to an amplifier design in deep submicrometer CMOS. This simple high-speed inverter-based architecture uses a negative conductance dc gain enhancement technique to produce high dc gains and large unity gain frequencies. The design tradeoff is that the achievable dc gain is proportional to transistor device matching. Our analysis shows that fixed width Nauta structure OTAs have low dc gains due to variations, and thus viable Nauta OTAs need to have tuning mechanisms available to correct for mismatch. This paper presents a digitally programmable Nauta structure OTA architecture built using digital-to-transconductance converters (DTCs). These DTCs are designed to allow for flexibility in producing digital tuning solutions to the device mismatch problem using Nauta OTAs. We present a theoretical analysis of the digital Nauta OTA solution space for high dc gains and a statistical framework to estimate the likelihood of achieving certain gain specifications. Experimental results from a 65-nm CMOS prototype shows that the architecture achieves an average dc gain of greater than 60 dB in line with the minimum expected gain of 59 dB, and on-chip unity gain bandwidth is inferred above 5.8 GHz.
机译:推出Nauta结构差分运算跨导放大器(OTA),作为深亚微米CMOS放大器设计的解决方案。这种简单的基于高速逆变器的架构使用负电导率直流增益增强技术来产生高直流增益和大单位增益频率。设计上的权衡是可实现的直流增益与晶体管器件的匹配成正比。我们的分析表明,固定宽度的Nauta结构OTA由于变化而具有较低的dc增益,因此可行的Nauta OTA需要具有可用于校正失配的调整机制。本文介绍了一种使用数模跨导转换器(DTC)构建的数字可编程Nauta结构OTA架构。这些DTC的设计允许使用Nauta OTA灵活地为设备失配问题提供数字调谐解决方案。我们针对高直流增益对数字Nauta OTA解决方案空间进行了理论分析,并提供了统计框架来估算实现某些增益规格的可能性。 65纳米CMOS原型的实验结果表明,该架构实现了大于60 dB的平均dc增益,符合59 dB的最小预期增益,并且推断了5.8 GHz以上的片上单位增益带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号