首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Normal I/O Order Radix-2 FFT Architecture to Process Twin Data Streams for MIMO
【24h】

A Normal I/O Order Radix-2 FFT Architecture to Process Twin Data Streams for MIMO

机译:常规I / O阶Radix-2 FFT架构可处理MIMO的双数据流

获取原文
获取原文并翻译 | 示例

摘要

Nowadays, many applications require simultaneous computation of multiple independent fast Fourier transform (FFT) operations with their outputs in natural order. Therefore, this brief presents a novel pipelined FFT processor for the FFT computation of two independent data streams. The proposed architecture is based on the multipath delay commutator FFT architecture. It has an N/2-point decimation in time FFT and an N/2-point decimation in frequency FFT to process the odd and even samples of two data streams separately. The main feature of the architecture is that the bit reversal operation is performed by the architecture itself, so the outputs are generated in normal order without any dedicated bit reversal circuit. The bit reversal operation is performed by the shift registers in the FFT architecture by interleaving the data. Therefore, the proposed architecture requires a lower number of registers and has high throughput.
机译:如今,许多应用程序要求同时计算多个独立的快速傅立叶变换(FFT)运算,并以其自然顺序输出。因此,本简介提出了一种新颖的流水线FFT处理器,用于两个独立数据流的FFT计算。所提出的架构是基于多径延迟换向器FFT架构的。它在时间FFT中具有N / 2点抽取,在频率FFT中具有N / 2点抽取,以分别处理两个数据流的奇数和偶数采样。该架构的主要特征是位反转操作由架构本身执行,因此输出以正常顺序生成,而无需任何专用的位反转电路。比特反转操作由FFT架构中的移位寄存器通过交织数据来执行。因此,所提出的架构需要较少数量的寄存器并且具有高吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号