首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Embedding Read-Only Memory in Spin-Transfer Torque MRAM-Based On-Chip Caches
【24h】

Embedding Read-Only Memory in Spin-Transfer Torque MRAM-Based On-Chip Caches

机译:在基于自旋转移力矩MRAM的片上高速缓存中嵌入只读内存

获取原文
获取原文并翻译 | 示例

摘要

We propose a design technique for embedding read-only memory (ROM) in spin-transfer torque MRAM (STT-MRAM) arrays by adding an extra bit-line in every column of the array. RAM and ROM data, which can be different, are stored in the same bitcell and the ROM capacity may be as large as the RAM capacity. Furthermore, our proposed ROM-embedding technique is applicable to any resistive memory technology in which the bit-cell topology is identical to that of the STT-MRAM bit-cell. An additional sense amplifier is required in the peripheral circuitry, hence we propose an area-optimized peripheral circuitry to minimize the total area penalty of embedding ROM. Our analysis reveals that the ROM may be embedded in the STT-MRAM array without area overhead and without any penalty in the performance of the memory as RAM. Furthermore, our simulations show that the embedded ROM may be used to accelerate applications that use lookup tables with as much as 30% improvement in instructions per cycle of a processor using ROM-embedded STT-MRAM for its L2 cache.
机译:我们提出一种设计技术,通过在阵列的每一列中添加额外的位线,将只读存储器(ROM)嵌入自旋转移矩MRAM(STT-MRAM)阵列中。可以将不同的RAM和ROM数据存储在同一位单元中,并且ROM容量可能与RAM容量一样大。此外,我们提出的ROM嵌入技术适用于位单元拓扑与STT-MRAM位单元拓扑相同的任何电阻式存储技术。外围电路中需要一个额外的读出放大器,因此我们提出了一种面积优化的外围电路,以最小化嵌入ROM的总面积。我们的分析表明,ROM可以嵌入STT-MRAM阵列中,而不会占用区域开销,并且不会对作为RAM的内存性能造成任何影响。此外,我们的仿真表明,嵌入式ROM可用于加速使用查找表的应用程序,并且使用ROM嵌入式STT-MRAM作为其L2高速缓存的处理器的每个周期的指令处理最多可提高30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号