首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Write Buffer-Oriented Energy Reduction in the L1 Data Cache for Embedded Systems
【24h】

Write Buffer-Oriented Energy Reduction in the L1 Data Cache for Embedded Systems

机译:面向嵌入式系统的L1数据高速缓存中面向写缓冲区的节能措施

获取原文
获取原文并翻译 | 示例

摘要

In resource-constrained embedded systems, on-chip cache memories play an important role in both performance and energy consumption. In contrast to read operations, scant regard has been paid to optimizing write operations even though the energy consumed by write operations in the data cache constitutes a large portion of the total energy consumption. Consequently, this paper proposes a write buffer-oriented (WO) cache architecture that reduces energy consumption in the L1 data cache. Observing that write operations are very likely to be merged in the write buffer because of their high localities, we construct the proposed WO cache architecture to utilize two schemes. First, the write operations update the write buffer but not the L1 data cache, which is updated later by the write buffer after the write operations are merged. Write merging significantly reduces write accesses to the data cache and, consequently, energy consumption. Second, we further reduce energy consumption in the write buffer by filtering out unnecessary read accesses to the write buffer using a read hit predictor. In this paper, we show that the proposed WO cache architecture is applicable to the conventional embedded processors that support both write-through and write-back policies. Further, the experimental results verify that the proposed cache architecture reduces energy consumption in data caches up to 14%.
机译:在资源受限的嵌入式系统中,片上高速缓存在性能和能耗方面均起着重要作用。与读取操作相比,即使数据高速缓存中写入操作消耗的能量构成了总能耗的很大一部分,也很少考虑优化写入操作。因此,本文提出了一种面向写入缓冲区(WO)的缓存体系结构,该体系结构可减少L1数据缓存中的能耗。观察到写操作由于其高度局部性而很有可能在写缓冲区中合并,因此我们构造了所提出的WO缓存体系结构以利用两种方案。首先,写操作会更新写缓冲区,但不会更新L1数据高速缓存,后者会在合并写操作后由写缓冲区进行更新。写合并显着减少了对数据缓存的写访问,因此减少了能耗。其次,通过使用读命中预测器过滤掉对写缓冲区的不必要读访问,我们进一步减少了写缓冲区中的能耗。在本文中,我们表明,提出的WO缓存体系结构适用于同时支持直写和回写策略的常规嵌入式处理器。此外,实验结果证明,提出的缓存体系结构可将数据缓存中的能耗降低多达14%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号