首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A SUC-Based Full-Binary 6-bit 3.1-GS/s 17.7-mW Current-Steering DAC in 0.038 mm
【24h】

A SUC-Based Full-Binary 6-bit 3.1-GS/s 17.7-mW Current-Steering DAC in 0.038 mm

机译:基于SUC的全二进制6位3.1-GS / s 17.7mW电流控制DAC(0.038 mm)

获取原文
获取原文并翻译 | 示例

摘要

A 6-bit full-binary compact and low-power current-steering digital-to-analog converter (DAC) designed for 60-GHz Wireless Personal Area Network applications is presented. The closely located circuit components based on the stacked unit cell minimize the parasitic capacitance and enhance the high-frequency dynamic linearity. The proposed binary structure realizes a compact DAC by eliminating the need for additional circuits, such as thermometer decoders, and thus reduces power consumption. A prototype 6-bit 3.1-GS/s full-binary DAC was fabricated in a 90-nm CMOS process. The DAC exhibits a spurious-free dynamic range of >37.2 dB up to 3.1 GS/s over the Nyquist input. The chip consumes 17.7 mW of power and occupies 0.038 mm of core size.
机译:提出了一种专为60 GHz无线个人局域网应用设计的6位全二进制紧凑型低功耗电流控制数模转换器(DAC)。基于堆叠的单元电池的紧密放置的电路组件使寄生电容最小,并增强了高频动态线性度。所提出的二进制结构通过消除对诸如温度计解码器之类的附加电路的需求而实现了紧凑的DAC,从而降低了功耗。采用90nm CMOS工艺制造了原型6位3.1-GS / s全二进制DAC。在Nyquist输入上,DAC的无杂散动态范围高达3.1GS / s,大于37.2 dB。该芯片功耗为17.7 mW,占用内核尺寸为0.038 mm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号