首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Source Coding and Preemphasis for Double-Edged Pulsewidth Modulation Serial Communication
【24h】

Source Coding and Preemphasis for Double-Edged Pulsewidth Modulation Serial Communication

机译:双边脉宽调制串行通信的信号源编码和预加重

获取原文
获取原文并翻译 | 示例

摘要

Double-edged pulsewidth modulation (DPWM) is less sensitive to frequency-dependent losses in electrical chip-to-chip interconnects. However, the DPWM scheme instantaneously transmits information at a different rate than a synchronous source. This paper presents an 8-/9-bit line-coding scheme to compensate for the timing skew between the DPWM and synchronous clock domains while limiting the size of buffering required in the transmitter and receiver. Furthermore, preemphasis is introduced and analyzed as a means to improve the signal integrity of a DPWM signal. A multiphase-based, time interleaving receiver architecture using a sense amplifier is presented for high-speed data recovery. The DPWM transceiver is implemented in a 45-nm CMOS Silicon on insulator and operates at 10 Gbit/s with bit error rate and consumes 96 mW. The power consumption of the 8-/9-bit coding hardware is 1.5 mW at 10 Gbit/s demonstrating low-power overhead.
机译:双刃脉宽调制(DPWM)对芯片间电互连中与频率相关的损耗较不敏感。但是,DPWM方案瞬时以不同于同步源的速率传输信息。本文提出了一种8/9位线路编码方案,以补偿DPWM和同步时钟域之间的时序偏斜,同时限制发送器和接收器中所需的缓冲大小。此外,引入和分析了预加重,以改善DPWM信号的信号完整性。提出了一种使用读出放大器的基于多相,时间交织的接收机架构,用于高速数据恢复。 DPWM收发器在绝缘体上的45 nm CMOS硅中实现,并以10 Gbit / s的速度运行,具有误码率,功耗为96 mW。 8/9位编码硬件在10 Gbit / s时的功耗为1.5 mW,这证明了低功耗开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号