首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Mixed-Decimation MDF Architecture for Radix- Parallel FFT
【24h】

A Mixed-Decimation MDF Architecture for Radix- Parallel FFT

机译:用于基数并行FFT的混合抽取MDF架构

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a mixed-decimation multipath delay feedback (DF) approach for the radix- fast Fourier transform. We employ the principle of folding transformation to derive the proposed architecture, which activates the idle period of arithmetic modules in multipath delay feedback (MDF) architectures by integrating the decimation-in-time operations into the decimation-in-frequency-operated computing units. Furthermore, we compare the proposed design with other efficient schemes, namely, the MDF and the multipath delay commutator (MDC) scheme theoretically and experimentally. Relying on the obtained expressions and statistics, it can be concluded that the DF design serves as an efficient alternative to the MDF scheme, since it achieves improved efficiency in the utilization of arithmetic resources without deteriorating the superiorities of feedback structures. In addition, the recommended design performs better in memory requirement and computing delay compared with the MDC approach.
机译:本文提出了一种用于基数快速傅立叶变换的混合抽取多径延迟反馈(DF)方法。我们采用折叠变换的原理来推导所提出的体系结构,该体系结构通过将实时抽取运算集成到频率抽取运算单元中来激活多径延迟反馈(MDF)架构中的算术模块的空闲时间。此外,我们在理论上和实验上将提出的设计与其他有效方案(即MDF和多径延迟换向器(MDC)方案)进行了比较。根据获得的表达式和统计数据,可以得出结论,DF设计可以作为MDF方案的有效替代方案,因为它可以提高算术资源的利用效率,而不会降低反馈结构的优势。此外,与MDC方法相比,推荐的设计在内存需求和计算延迟方面表现更好。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号