首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A High-Speed FPGA Implementation of an RSD-Based ECC Processor
【24h】

A High-Speed FPGA Implementation of an RSD-Based ECC Processor

机译:基于RSD的ECC处理器的高速FPGA实现

获取原文
获取原文并翻译 | 示例

摘要

In this paper, an exportable application-specific instruction-set elliptic curve cryptography processor based on redundant signed digit representation is proposed. The processor employs extensive pipelining techniques for Karatsuba–Ofman method to achieve high throughput multiplication. Furthermore, an efficient modular adder without comparison and a high-throughput modular divider, which results in a short datapath for maximized frequency, are implemented. The processor supports the recommended NIST curve P256 and is based on an extended NIST reduction scheme. The proposed processor performs single-point multiplication employing points in affine coordinates in 2.26 ms and runs at a maximum frequency of 160 MHz in Xilinx Virtex 5 (XC5VLX110T) field-programmable gate array.
机译:本文提出了一种基于冗余有符号表示的可导出专用指令集椭圆曲线密码处理器。该处理器为Karatsuba-Ofman方法采用了广泛的流水线技术,以实现高吞吐量乘法。此外,实现了无需比较的高效模块化加法器和高吞吐量模块化除法器,该模块除法器可实现较短的数据路径以实现最大频率。该处理器支持推荐的NIST曲线P256,并且基于扩展的NIST减少方案。拟议中的处理器在2.26毫秒内使用仿射坐标中的点执行单点乘法,并在Xilinx Virtex 5(XC5VLX110T)现场可编程门阵列中以160 MHz的最大频率运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号