首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Novel Cache-Utilization-Based Dynamic Voltage-Frequency Scaling Mechanism for Reliability Enhancements
【24h】

A Novel Cache-Utilization-Based Dynamic Voltage-Frequency Scaling Mechanism for Reliability Enhancements

机译:一种基于高速缓存利用的新型动态电压频率缩放机制,可增强可靠性

获取原文
获取原文并翻译 | 示例

摘要

We propose a cache architecture using a 7T/14T SRAM (Fujiwara et al., 2009) and a control mechanism for reliability enhancements. Our control mechanism differs from conventional dynamic voltage-frequency scaling (DVFS) methods in that it considers not only the cycles per instruction behaviors but also the cache utilization. To measure cache utilization, a novel metric is proposed. The experimental results show that our proposed method achieves 1000 times less bit-error occurrences compared with conventional DVFS methods under the ultralow-voltage operation. Moreover, the results indicate that our proposed method surprisingly not only incurs no performance and energy overheads but also achieves on average a 2.10% performance improvement and a 6.66% energy reduction compared with conventional DVFS methods.
机译:我们提出了一种使用7T / 14T SRAM的缓存架构(Fujiwara等,2009)和一种用于增强可靠性的控制机制。我们的控制机制与常规动态电压频率缩放(DVFS)方法的不同之处在于,它不仅考虑了每条指令行为的周期,还考虑了缓存的利用率。为了衡量缓存利用率,提出了一种新的度量标准。实验结果表明,与传统的DVFS方法相比,我们提出的方法在超低压操作下可减少1000倍的误码率。此外,结果表明,与传统的DVFS方法相比,我们提出的方法不仅令人惊讶地不带来任何性能和能源开销,而且平均可实现2.10%的性能提升和6.66%的能耗降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号