首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Digital Amplifier: A Power-Efficient and Process-Scaling Amplifier for Switched Capacitor Circuits
【24h】

Digital Amplifier: A Power-Efficient and Process-Scaling Amplifier for Switched Capacitor Circuits

机译:数字放大器:一种用于开关电容器电路的高能效和按比例缩放的放大器

获取原文
获取原文并翻译 | 示例

摘要

To realize high-resolution pipelined and pipelined-SAR analog-to-digital-converters (ADCs), an accurate residue amplifier is necessary. However, realizing such an amplifier in scaled CMOS is challenging due to the worsened transistor characteristics. Prior works focused on gain calibration techniques to mitigate the use of low-gain amplifiers, in return of system complexity and prolonged startups. In this paper, we introduce a digital amplifier (DA) technique to realize power-efficient and accurate amplification in scaled CMOS. DA cancels out all errors (i.e., gain error, nonlinearity, incomplete settling, power supply noise, and thermal noise) of the low-gain amplifier by feedback based on successive approximation. The DA accuracy can be arbitrary set by configuring the number of bits in the DA capacitor digital-to-analog-converter; the amplifier gain is decoupled from the transistor intrinsic gain which is suitable for scaled CMOS integration. We also show that the power efficiency can be enhanced over conventional opamp-based designs with relaxed settling error requirements of DA-based multiplying digital-to-analog-converters (MDACs). Moreover, the circuit design of DA-based MDACs is further discussed. Measurement results of the calibration-free 0.7-V 12-bit 160-MS/s pipelined-SAR ADC implemented in 28-nm CMOS are reported. Without calibration, the ADC achieves signal-to-noise-and-distortion-ratio = 61.1 dB, figure-of-merit = 12.8 fJ/conv., which is over 3x improvement compared with conventional calibration-free high-speed pipelined ADCs. In addition, we evaluate the DA's process scalability by comparing the measured results of the DA-based MDAC prototyped in 65- and 28-nm CMOS. We observe 2x-3x improvement in speed, power, and area mainly resulting from the DA's process scalability.
机译:为了实现高分辨率的流水线和流水线SAR模数转换器(ADC),需要一个精确的余数放大器。然而,由于晶体管特性变差,在按比例缩放的CMOS中实现这种放大器是具有挑战性的。先前的工作着重于增益校准技术,以减轻低增益放大器的使用,以换取系统复杂性和长时间启动。在本文中,我们介绍了一种数字放大器(DA)技术,可在按比例缩放的CMOS中实现省电且精确的放大。 DA通过基于逐次逼近的反馈来抵消低增益放大器的所有误差(即增益误差,非线性,不完全建立,电源噪声和热噪声)。通过配置DA电容器数模转换器中的位数,可以任意设置DA精度。放大器增益与晶体管固有增益解耦,这适合于规模化CMOS集成。我们还表明,与传统的基于运算放大器的设计相比,通过基于DA的乘法数模转换器(MDAC)的宽松的建立误差要求,可以提高电源效率。此外,进一步讨论了基于DA的MDAC的电路设计。报告了在28nm CMOS中实现的免校准0.7V 12位160-MS / s流水线SAR ADC的测量结果。如果不进行校准,则ADC的信噪比和失真比= 61.1 dB,品质因数= 12.8 fJ / conv。,与传统的免校准高速流水线ADC相比,提高了3倍以上。此外,我们通过比较在65和28 nm CMOS中原型化的基于DA的MDAC的测量结果,评估了DA的工艺可扩展性。我们观察到速度,功耗和面积的2到3倍的改善,这主要是由于DA的过程可扩展性所致。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号