...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A low-power 1 MHz, 25 mW 12-bit time-interleaved analog-to-digital converter
【24h】

A low-power 1 MHz, 25 mW 12-bit time-interleaved analog-to-digital converter

机译:低功耗1 MHz,25 mW 12位时间交织模数转换器

获取原文
获取原文并翻译 | 示例

摘要

A 12-bit 1 Msample/s 25 mW analog-to-digital converter was designed. Linearity, offset, and gain errors of less than 1/2 LSB have been achieved using an EEPROM memory trimming scheme. The EEPROM memory array, programmed during testing, continuously drives a correction digital-to-analog converter (DAC) with code dependent correction factors. The analog-to-digital converter (ADC) uses a time-interleaved multistep architecture consisting of two banks of comparator arrays sharing a common reference ladder and EEPROM correction memory. A static EEPROM memory array optimizes the power dissipation, conversion rate, inter-stage gain errors, and charge injection. The resulting converter achieves high speed operation with minimal power dissipation.
机译:设计了一个12位1 Msample / s的25 mW模数转换器。使用EEPROM存储器调整方案可实现小于1/2 LSB的线性,失调和增益误差。在测试过程中进行编程的EEPROM存储器阵列,利用与代码有关的校正因子,连续驱动校正数模转换器(DAC)。模数转换器(ADC)使用时间交错的多步体系结构,该体系结构由共享公共参考阶梯和EEPROM校正存储器的两组比较器阵列组成。静态EEPROM存储器阵列可优化功耗,转换率,级间增益误差和电荷注入。最终的转换器以最小的功耗实现了高速运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号