...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 12-bit intrinsic accuracy high-speed CMOS DAC
【24h】

A 12-bit intrinsic accuracy high-speed CMOS DAC

机译:12位固有精度的高速CMOS DAC

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A 12-bit intrinsic accuracy digital-to-analog (D/A) converter integrated in a standard digital 0.5 /spl mu/m CMOS technology is presented. It is based on a current steering doubly segmented 6+2+4 architecture and requires no calibration, no trimming, or dynamic averaging. The differential nonlinearity (DNL) and integral nonlinearity (INL) are 0.3 and 0.6 least significant bits (LSB's), respectively. The measured glitch energy is 1.9 pV.s. For a 12-bit resolution, the converter reaches an update rate of 300 MS/s. By reducing the voltage supply of the latches to 2.0 V, the glitch energy is reduced to sub-pV.s, and the update rate reaches 500 MS/s, for a resolution of 8 bits. The worst case power consumption is 320 mW, and it operates from a single 3.3 V voltage supply. The die area is 3.2 mm/sup 2/.
机译:提出了一种集成在标准数字0.5 / spl mu / m CMOS技术中的12位固有精度数模(D / A)转换器。它基于当前的转向双分段6 + 2 + 4体系结构,无需校准,微调或动态平均。差分非线性(DNL)和积分非线性(INL)分别为0.3和0.6最低有效位(LSB)。测得的毛刺能量为1.9pV.s。对于12位分辨率,转换器达到300 MS / s的更新速率。通过将锁存器的电压供应降低至2.0 V,可将毛刺能量降低至sub-pV.s,并且更新速率达到500 MS / s,分辨率为8位。最坏情况下的功耗为320 mW,它采用3.3 V单电源供电。模具面积为3.2mm / sup 2 /。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号