...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 16-bit carry-lookahead adder using reversible energy recovery logic for ultra-low-energy systems
【24h】

A 16-bit carry-lookahead adder using reversible energy recovery logic for ultra-low-energy systems

机译:使用可逆能量恢复逻辑的16位超前超前加法器,用于超低能量系统

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we describe an energy-efficient carry-lookahead adder using reversible energy recovery logic (RERL), which is a new dual-rail reversible adiabatic logic. We also describe an eight-phase, clocked power generator that requires an off-chip inductor. For the energy-efficient design of reversible logic, we explain how to control the overhead of reversibility with a self-energy-recovery circuit. A test chip was implemented with a 0.8 /spl mu/m CMOS technology, which included two 16-bit carry-lookahead adders to allow fair comparison: an RERL one and a static CMOS one. Experimental results showed that the RERL adder had substantial advantages in energy consumption over the static CMOS one at low operating frequencies. We also confirmed that we could minimize the energy consumption in the RERL circuit by reducing the operating frequency until adiabatic and leakage losses were equal.
机译:在本文中,我们描述了一种使用可逆能量恢复逻辑(RERL)的节能超前超前加法器,它是一种新型的双轨可逆绝热逻辑。我们还描述了一种需要片外电感器的八相时钟发生器。对于可逆逻辑的节能设计,我们解释了如何使用自能量恢复电路控制可逆性的开销。测试芯片采用0.8 / spl mu / m CMOS技术实现,其中包括两个16位进位超前加法器,可以公平地进行比较:一个RERL和一个静态CMOS。实验结果表明,在低工作频率下,相对于静态CMOS而言,RERL加法器在能耗方面具有明显优势。我们还证实,通过降低工作频率直到绝热和泄漏损耗相等,我们可以将RERL电路中的能量消耗降至最低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号