...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Low-power CMOS digital design with dual embedded adaptive power supplies
【24h】

Low-power CMOS digital design with dual embedded adaptive power supplies

机译:具有双嵌入式自适应电源的低功耗CMOS数字设计

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A low-power CMOS design methodology with dual embedded adaptive power supplies is presented. A variable supply-voltage scheme for dual power supplies, namely, the dual-VS scheme, is presented. It is found that the lower supply voltage should be set at 0.7 of the higher supply voltage to minimize chip power dissipation. This knowledge aids designers in the decision of the optimal supply voltages within a restricted design time. An MEPG-4 video codec chip is designed at 2.5 and 1.75 V for internal circuits that are generated from an external power supply of 3.3 V by the dual-VS circuits. Power dissipation is reduced by 57% without degrading circuit performance compared to a conventional CMOS design.
机译:提出了一种具有双嵌入式自适应电源的低功耗CMOS设计方法。提出了用于双电源的可变电源电压方案,即双VS方案。已经发现,应将较低的电源电压设置为较高的电源电压的0.7,以最大程度地降低芯片功耗。这些知识可帮助设计人员在有限的设计时间内确定最佳电源电压。 MEPG-4视频编解码器芯片设计用于2.5和1.75 V的内部电路,该电路由双VS电路从3.3 V的外部电源产生。与传统的CMOS设计相比,功耗降低了57%,而不会降低电路性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号