...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Process and circuit design interlock for application-dependent scaling tradeoffs and optimization in the SoC era
【24h】

Process and circuit design interlock for application-dependent scaling tradeoffs and optimization in the SoC era

机译:工艺和电路设计互锁,实现SoC时代与应用相关的比例权衡和优化

获取原文
获取原文并翻译 | 示例
           

摘要

Several physical phenomena in highly scaled CMOS technology have now become first-order elements affecting the electrical behavior of transistor characteristics. Effects such as STI mechanical stress, direct tunneling in gate dielectrics, gate line-edge roughness, and others can have significant influence on device characteristics. This paper elaborates on these effects to exemplify the need for closer interaction between circuit design and process development teams in order to push out application-dependent scaling limits. The paper also highlights the need for further efforts in the areas of circuit-level device modeling.
机译:大规模CMOS技术中的几种物理现象现在已成为影响晶体管特性电行为的一阶要素。 STI机械应力,栅极电介质中的直接隧穿,栅极线边缘粗糙度等影响可能会对器件特性产生重大影响。本文详细阐述了这些影响,以例证说明电路设计和工艺开发团队之间需要进行更紧密交互的需求,以便推出与应用相关的缩放限制。本文还强调了在电路级器件建模领域需要进一步努力的需求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号