首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 10-Gb/s data-pattern independent clock and data recovery circuit with a two-mode phase comparator
【24h】

A 10-Gb/s data-pattern independent clock and data recovery circuit with a two-mode phase comparator

机译:具有双模式相位比较器的10 Gb / s数据模式独立时钟和数据恢复电路

获取原文
获取原文并翻译 | 示例
           

摘要

A clock and data recovery (CDR) circuit with a novel two-mode phase comparator is proposed. The 10-Gb/s CDR integrated circuit (IC) operates both for consecutive identical digits (CID) and data transition density variations. This advance is achieved through the use of our novel two-mode phase comparator, which enables us to determine an optimal phase-locked loop parameter for various data patterns. Experimental results show that the jitter generation of the CDR IC is less than 7 pspp for a 27-1 pseudorandom bit sequence with up to 1024 CIDs. The results also show that the jitter transfer and jitter tolerance are unaffected by data transition density factors of between 1/8 and 1/2.
机译:提出了一种具有新型两模式相位比较器的时钟和数据恢复(CDR)电路。 10 Gb / s CDR集成电路(IC)用于连续的相同数字(CID)和数据转换密度变化。这一进步是通过使用我们新颖的两模式相位比较器来实现的,这使我们能够为各种数据模式确定最佳的锁相环参数。实验结果表明,对于具有多达1024个CID的27-1伪随机位序列,CDR IC的抖动生成小于7 pspp。结果还表明,抖动传递和抖动容限不受1/8和1/2之间的数据转换密度因子的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号