...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Post-fabrication clock-timing adjustment using genetic algorithms
【24h】

Post-fabrication clock-timing adjustment using genetic algorithms

机译:使用遗传算法的制造后时钟定时调整

获取原文
获取原文并翻译 | 示例

摘要

To solve the problem of fluctuations in clock timing (also known as "clock skew" problems), we propose an approach for the implementation of post-fabrication clock-timing adjustment utilizing genetic algorithms (GAs). This approach is realized by the combination of dedicated adjustable circuitry and adjustment software, with the values for multiple programmable delay circuits inserted into the clock lines being determined by the adjustment software after fabrication. The proposed approach has three advantages: 1) enhancement in clock frequencies leading to improved operational yields; 2) lower power supply voltages, while maintaining operational yield; and 3) reductions in design times. Two different LSIs have been developed: the first is a programmable delay circuit, developed as an element of the clock-timing adjustment, while the second is a medium-scale circuit, developed to evaluate these advantages in a real chip. Experiments with these two LSIs, as well as a design experiment, have demonstrated these advantages with an enhancement in clock frequency of 25% (max), a reduction in the power-supply voltage of 33%, and a 21% shorter design time.
机译:为了解决时钟时序波动的问题(也称为“时钟偏斜”问题),我们提出了一种利用遗传算法(GA)来实现制造后时钟时序调整的方法。这种方法是通过专用可调电路和调整软件的组合来实现的,插入时钟线的多个可编程延迟电路的值由制造后的调整软件确定。所提出的方法具有三个优点:1)时钟频率的提高导致操作产量的提高; 2)降低电源电压,同时保持工作良率; 3)减少设计时间。已经开发出两种不同的LSI:第一种是可编程延迟电路,作为时钟定时调整的一个元素而开发,而第二种是中等规模的电路,其开发目的是在实际芯片中评估这些优势。使用这两个LSI进行的实验以及一个设计实验证明了这些优势,其中时钟频率提高了25%(最大值),电源电压降低了33%,设计时间缩短了21%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号