...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >High-Performance Direct Digital Frequency Synthesizers in 0.25 μm CMOS Using Dual-Slope Approximation
【24h】

High-Performance Direct Digital Frequency Synthesizers in 0.25 μm CMOS Using Dual-Slope Approximation

机译:采用双斜率逼近的0.25μmCMOS高性能直接数字频率合成器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a detailed description of direct digital frequency synthesizers (DDFS) using an optimized piece-wise linear approximation for phase to sine mapping, named dual-slope. The dual-slope technique allows reducing ROM size with respect to previously proposed piece wise-linear approximation approaches, with beneficial effects on system performances. Two high-speed DDFS have been fabricated and characterized in 0.25 μm CMOS technology. Both circuits produce two quadrature 12 bit outputs with a spectral purity of 80 dBc. The first circuit reaches a maximum operating frequency of 600 MHz by using six pipelining stages. The second circuit operates up to 480 MHz clock speed while dissipating only 72 μW/MHz. Analytical investigation of spectral performances achievable by using dual-slope approximation and detailed description of highspeed flip-flop employed in 600 MHz DDFS are also presented in this paper.
机译:本文对直接数字频率合成器(DDFS)进行了详细描述,该技术使用优化的分段线性逼近技术来实现相到正弦的映射,称为双斜率。相对于先前提出的逐段线性近似方法,双斜率技术允许减小ROM大小,从而对系统性能产生有益影响。已经制造了两个高速DDFS,并采用0.25μmCMOS技术对其进行了表征。两个电路均产生两个正交的12位输出,其频谱纯度为80 dBc。第一电路通过使用六个流水线级达到600 MHz的最大工作频率。第二个电路的时钟频率最高可达480 MHz,而功耗仅为72μW/ MHz。本文还介绍了通过使用双斜率逼近可实现的频谱性能的分析研究,以及在600 MHz DDFS中使用的高速触发器的详细描述。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号