首页> 外文期刊>IEEE Journal of Solid-State Circuits >Direct Digital Synthesizer With Sine-Weighted DAC at 32-GHz Clock Frequency in InP DHBT Technology
【24h】

Direct Digital Synthesizer With Sine-Weighted DAC at 32-GHz Clock Frequency in InP DHBT Technology

机译:采用InP DHBT技术的具有32 GHz时钟频率的正弦加权DAC的直接数字合成器

获取原文
获取原文并翻译 | 示例
           

摘要

A direct digital synthesizer (DDS) implemented in InP double heterojunction bipolar transistor (DHBT) technology is reported. This DDS uses a sine-weighted digital to analog converter (DAC) architecture that eliminates the need for a ROM. This enables operation at high frequencies with lower power consumption compared to traditional approaches. The phase accumulator is 8-bits wide and the sine-weighted DAC uses the five most significant bits (MSBs) for phase to amplitude conversion. The DDS operates up to a 32-GHz clock frequency for all frequency control words (FCWs) and can synthesize sine-wave outputs from 125 MHz to 16GHz in 125-MHz steps. The spurious free dynamic range (SFDR) is measured over the Nyquist bandwidth to be 31.00 dBc for the fundamental output frequency of 125 MHz. Over the full range of FCWs, the worst case SFDR is 21.56 dBc at an FCW of 95, and the average SFDR is 26.95 dBc. The circuit is implemented with 1891 transistors and consumes 9.45 W of power
机译:报告了采用InP双异质结双极晶体管(DHBT)技术实现的直接数字合成器(DDS)。该DDS使用正弦加权数模转换器(DAC)架构,从而无需ROM。与传统方法相比,这使得能够以较低的功耗在高频下运行。相位累加器为8位宽,正弦加权DAC使用五个最高有效位(MSB)进行相位至幅度转换。对于所有频率控制字(FCW),DDS的最高时钟频率为32 GHz,并且可以以125 MHz的步长合成从125 MHz到16 GHz的正弦波输出。对于125 MHz的基本输出频率,在Nyquist带宽上测得的无杂散动态范围(SFDR)为31.00 dBc。在FCW的整个范围内,最坏情况的SFDR在95的FCW下为21.56 dBc,平均SFDR为26.95 dBc。该电路由1891个晶体管实现,功耗为9.45 W

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号