首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 5-mW 6-Gb/s Quarter-Rate Sampling Receiver With a 2-Tap DFE Using Soft Decisions
【24h】

A 5-mW 6-Gb/s Quarter-Rate Sampling Receiver With a 2-Tap DFE Using Soft Decisions

机译:具有2抽头DFE的5mW 6 Gb / s四分之一速率采样接收机,采用软判决

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

A quarter-rate sampling receiver with a 2-tap decision feedback equalizer (DFE) is implemented in 90-nm CMOS technology for low-power I/O links. An analog sampling and soft-decision technique is introduced to relax the timing critical feedback path of the DFE. The shortened critical path enables better power performance. Error rates are below the measurement capability of 10-12 with 231-1 PRBS at 6 Gb/s, with an 80-mV differential launch amplitude through a channel with 6.2-dB attenuation at 3 GHz. The receiver draws 4.08 mA from a 1.0-V supply
机译:在90纳米CMOS技术中为低功耗I / O链路实现了具有2抽头判决反馈均衡器(DFE)的四分之一速率采样接收器。引入了一种模拟采样和软判决技术,以放松DFE的时序关键反馈路径。缩短的关键路径可实现更好的电源性能。误码率低于6-12 Gb / s下具有231-1 PRBS的10-12的测量能力,并且通过3 GHz时具有6.2 dB衰减的通道具有80 mV的差分发射幅度。接收器从1.0V电源汲取4.08 mA电流

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号