首页> 外文期刊>IEEE Journal of Solid-State Circuits >Dual Time-Interleaved Successive Approximation Register ADCs for an Ultra-Wideband Receiver
【24h】

Dual Time-Interleaved Successive Approximation Register ADCs for an Ultra-Wideband Receiver

机译:用于超宽带接收机的双路时间交错逐次逼近寄存器ADC

获取原文
获取原文并翻译 | 示例
           

摘要

Ultra-wideband radio requires Nyquist sampling rates of at least 500 MS/s with low resolutions. While flash is the traditional choice for these specifications, a comparative energy model is used to show the potential energy savings of the time-interleaved successive approximation register architecture, which requires only a linear number of comparisons versus exponential for flash. A dual 500-MS/s, 5-bit ADC chip is implemented in a 0.18-mum CMOS process, with both ADCs synchronized for use in an I/Q UWB receiver. Each ADC uses a 6-way time-interleaved SAR topology with full custom logic, self-timed bit-cycling, and duty cycling of the comparator preamplifiers to enable 500-MS/s operation with 7.8 mW power consumption. The output resolution is adjustable down to the 1-bit level for additional power savings
机译:超宽带无线电要求低分辨率的奈奎斯特采样率至少为500 MS / s。虽然闪存是这些规格的传统选择,但使用比较能量模型来显示时间交错的逐次逼近寄存器体系结构的潜在节能效果,该结构仅需要线性比较数与闪存的指数即可。一个双500-MS / s,5位ADC芯片以0.18um CMOS工艺实现,两个ADC同步以用于I / Q UWB接收器。每个ADC使用6路时间交错SAR拓扑,具有完全自定义逻辑,自定时位循环以及比较器前置放大器的占空比,以7.8 mW的功耗实现500-MS / s的工作速度。输出分辨率可调节至1位电平,以进一步节省功耗

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号