...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >An On-chip Calibration Technique for Reducing Supply Voltage Sensitivity in Ring Oscillators
【24h】

An On-chip Calibration Technique for Reducing Supply Voltage Sensitivity in Ring Oscillators

机译:降低环形振荡器电源电压灵敏度的片上校准技术

获取原文
获取原文并翻译 | 示例
           

摘要

A technique for reducing the supply voltage sensitivity of a ring oscillator using on-chip calibration is described. A 1-V 0.13-mum CMOS PLL demonstrates robust performance against VCO supply noise over operating frequencies of 0.5 to 2 GHz. In the presence of a 10-mV 1-MHz VCO supply noise, the measured rms jitter of the proposed PLL with on-chip calibration is 3.95 ps at a 1.4-GHz operating frequency, while a conventional design measures 8.22 ps rms jitter. For 10-MHz VCO supply noise, the measured rms jitter is improved from 16.8 ps to 3.97 ps. The total power consumption of the PLL is 9.6 mW at 1.4 GHz, and the combined core die area of the PLL and the calibration circuitry is 0.064 mm2
机译:描述了一种使用片上校准来降低环形振荡器的电源电压灵敏度的技术。 1-V 0.13微米CMOS PLL在0.5至2 GHz的工作频率下具有出色的抗VCO电源噪声的性能。在存在10mV 1MHz VCO电源噪声的情况下,在1.4GHz的工作频率下,采用片上校准的建议PLL的测量均方根抖动为3.95ps,而传统设计则为8.22ps均方根抖动。对于10MHz VCO电源噪声,测得的均方根抖动从16.8 ps提高到3.97 ps。 PLL在1.4 GHz时的总功耗为9.6 mW,PLL和校准电路的组合核心芯片面积为0.064 mm2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号