首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 245-mA Digitally Assisted Dual-Loop Low-Dropout Regulator
【24h】

A 245-mA Digitally Assisted Dual-Loop Low-Dropout Regulator

机译:一个245 mA数字辅助双环低压丢失调节器

获取原文
获取原文并翻译 | 示例
       

摘要

A digitally assisted high-current low-dropout (LDO) regulator is proposed in this article. The LDO architecture combines two main types of regulators: digital LDOs and analog LDOs. The proposed architecture uses the digital loop for tracking large output current variations and the analog loop for steady-state operation. The dual loops have a loop controller for coherent operation. Hence, the proposed LDO inherits some advantages from both sides. It achieves high power supply rejection (PSR) from the analog part without ripples at the output. Compared with the analog loop, the digital loop has a faster settling time while consuming minimum static power. In this design, the maximum load is 245 mA. The PSR is -42 dB at 1 MHz for heavy loading conditions. The quiescent current (I-Q) is 300 mu A. When the 300-/100-ns (rising/falling) current step is applied at the load, the voltage peak is 71/37 mV, respectively. The proposed LDO achieves a competitive 7.4-ps figure of merit (FOM). The active area is approximately 0.056 mm(2) in a TSMC40-nm process.
机译:本文提出了一种数字辅助的高电流低压滴(LDO)调节器。 LDO架构结合了两种主要类型的稳压器:数字LDOS和模拟LDO。所提出的架构使用数字循环来跟踪大输出电流变化和模拟环路以进行稳态操作。双环具有用于相干操作的环路控制器。因此,所提出的LDO继承了两侧的一些优势。它从模拟部件实现了高电源抑制(PSR),而不会在输出处的涟漪。与模拟循环相比,数字环路具有更快的稳定时间,同时消耗最小静态功率。在这种设计中,最大负载是245 mA。 PSR为-42 dB,1MHz为重载条件。静态电流(I-Q)是300μmA。当在负载处施加300-/ 100-ns(上升/下降)电流步骤时,电压峰值分别为71/37 mV。拟议的LDO实现了一个竞争力的7.4-P优点(FOM)。在TSMC40-NM过程中,有源区约为0.056mm(2)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号